View All Jobs 169689

Principal FPGA / RTL Design Engineer - Signal Processing

Design and optimize FPGA signal processing blocks for wireless communication systems
Irvine, California, United States
Expert
$165,000 – 250,000 USD / year
yesterday
Silvus Technologies

Silvus Technologies

Specializes in advanced MIMO wireless communications technology for military, government, and commercial applications.

7 Similar Jobs at Silvus Technologies

Principal Fpga / Rtl Design Engineer - Signal Processing

Silvus Technologies is dedicated to one mission: connecting those who keep us safe. We do so by delivering the most advanced Mobile Ad-hoc Network (MANET) radios powered by our custom and ever-evolving Mobile-Networked MIMO waveform. Together, our radios and waveform provide the vital communications for mission critical applications in the harshest environments from underground tunnels to high altitude balloons.

Silvus StreamCaster® radios are being rapidly adopted by customers all over the world ranging from the U.S Departments of Defense, to International, Federal, State and Local Law Enforcement agencies, all the way to the Super Bowl, Grammys and industry-leading drone, robot, and other unmanned systems manufacturers.

Wouldn't you like to join an incredibly talented group of people, doing very challenging work, with the prime directive of "Keeping Our Heroes Connected"?

Silvus' rapid growth is fueled by a focus on research and innovation and a team of the most passionate, skilled, and creative thinking individuals. If you are looking for a challenging experience, you owe it to yourself to learn how Silvus can provide a rewarding opportunity that creates a pathway to a fulfilling career.

The Opportunity

Silvus is seeking a Principal Fpga / Rtl Design Engineer- Signal Processing who will report to the Senior Engineering Director in Irvine and work closely with the Fpga Engineering team. The successful individual in this role will participate in all aspects of the research and development process from concept to field deployment. Fpga Design Engineers are responsible for the efficient implementation of novel signal processing algorithms for Silvus' Mimo wireless networking products. In addition, they participate in the support and development of Fpga-based designs for our advanced wireless systems R&D. These are exciting projects aimed at addressing challenging real-world communication needs.

This position is on a hybrid schedule, a minimum of 4 days onsite per week is expected. On-site days are Monday through Thursday. The location for this role is Silvus Technologies' Engineering and R&D Office in Irvine, CA, near the vibrant Irvine Spectrum.

The following is a list of at least some of the current essential job functions of the position. Management may assign or reassign duties and responsibilities at any time at its discretion.

Role And Responsibilities

  • Working with system engineers and digital design architecting for wireless communication projects, including fixed point design of signal processing blocks.
  • Rtl coding, simulation, and test bench development.
  • Fpga synthesis and timing closure.
  • Hardware verification and troubleshooting; familiarity with logic analyzers.
  • Provide support to the RF and Software Engineering teams.

Required Qualifications

  • Bachelor of Science degree in Electrical Engineering, Computer Science, or related fields.
  • Minimum 10 years of demonstrated experience in Rtl design and Fpga implementation; 8 years of experience in Rtl design and Fpga implementation with an advanced degree (MS or PhD) in Electrical Engineering, Computer Science, or related fields.
  • Demonstrated experience with fixed point binary arithmetic and digital signal processing (DSP) designs.
  • Deep knowledge of Rtl design fundamentals using Verilog and System-Verilog.
  • Proven expertise working with front-end Rtl design tools, Fpga synthesis, timing closure, multiple clock-domain and/or high-utilization Fpga designs.
  • Experience with Xilinx Fpgas, Socs, and the Vivado IDE
  • Must be a U.S. Citizen due to clients under U.S. government contracts.
  • All employment is contingent upon the successful clearance of a background check.

Preferred Knowledge, Skills, And Abilities

  • S. or Ph.D. degree in Electrical Engineering, Computer Science, or relevant fields.
  • Basic MATLAB skills.
  • Solid knowledge and understanding of scripting languages such as Perl and Python.
  • Strong communication and presentation skills.
  • Experience with wireless communication systems on Fpga or Asic designs.

Working Conditions & Physical Requirements

  • Office environment.
  • Occasional exposure to heat, cold, and allergens while performing tests or demonstrations in the field.
  • While performing the duties of this job, the employee is required to do the following:
    • Lift equipment up to 20 lbs. for the set-up of demonstrations and testing.
    • Perform bending and reaching movements to place items on lower and higher shelves.
    • Kneeling or squatting to access lower shelves.
    • Walking/Moving in the labs

Compensation

The pay range is NOT a guarantee. It is based on market research and peer data, and will vary depending on the candidate's experience and qualifications.

CA Pay Range

$165,000 - $250,000 USD

+ Show Original Job Post
























Principal FPGA / RTL Design Engineer - Signal Processing
Irvine, California, United States
$165,000 – 250,000 USD / year
Engineering
About Silvus Technologies
Specializes in advanced MIMO wireless communications technology for military, government, and commercial applications.