A leading designer of graphics processing units (GPUs) for gaming and professional markets, as well as system on a chip units (SoCs) for the mobile computing and automotive market.
MMPLEX is NVIDIA's multi-media team. It covers several different directions including Display/Video/Security/Accelerators. Our ASIC role is responsible for RTL design and all other related front-end flow.
What You'll Be Doing
Micro architecture design.
RTL (Verilog) coding.
Design implementation using Synopsys/Cadence tools.
Simulate, debug, and write tests to verify design functionality and performance (IP/SOC/FPGA/EMU design/verification direction).
Synthesis/Netlist quality check/Formal verification, chip partitioning, timing constraints development for various function/dft modes, co-work with PR on floorplan and achieve timing closure, timing sign off (PD Direction).
Responsible for DFT verification environment setup, own DFT verification and bringup tasks for Clocks, Boundary Scan, Analog and MBIST, Scan, etc. (DFT Direction).
FPGA/EMU synthesis, partitioning, and emulating using Synopsys/Cadence etc. Tools and FPGA/EMU's infrastructure flow implementation (FPGA/EMU direction).
Methodology in any of above areas.
What We Need To See
MS degree from EE/CS or related majors from a prestigious university.
Good knowledge in digital circuit design.
Experience in using Verilog HDL.
Experience in various of ASIC EDA tools.
Fluent in English reading and writing.
Self-motivated, good team player.
Ways To Stand Out From The Crowd
Proven ability to work independently as well as in a multi-disciplinary group environment.
A leading designer of graphics processing units (GPUs) for gaming and professional markets, as well as system on a chip units (SoCs) for the mobile computing and automotive market.