View All Jobs 171140

Staff Verification Engineer

Design and implement comprehensive verification environments for advanced semiconductor SOCs
Santa Clara, California, United States
Mid-Level
$105,470 – 158,000 USD / year
1 week ago
Marvell

Marvell

A leading semiconductor company specializing in storage, processing, networking, security, and connectivity solutions.

Functional Verification Engineer

Marvell's semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, and carrier architectures, our innovative technology is enabling new possibilities.

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.

Marvell Compute and Custom Solutions has been at the forefront of developing and delivering leading-edge data processing silicon platforms for AI, accelerated computing, cloud data center, and telecom customers. The group focuses on delivering innovative technology in diverse fast-growing product lines that encompass high performance design, advanced die-to-die and packaging technology, and optimized low-power techniques.

What You Can Expect

In this role, you will architect and develop a functional verification environment, including reference models and bus-functional monitors and drivers, and contribute to the methodology behind such development.

Activities may include:

  • Writing a verification test plan that employs random techniques, directed testing, and coverage analysis to thoroughly check functional correctness and performance.
  • Developing a testbench using UVM, System Verilog, C/C++, and DPI.
  • Verification at different levels of hierarchy, including block/unit, subsystem, and SOC levels.
  • Working closely with logic designers to ensure the test plan is complete, debug simulation failures, and resolve issues.

What We're Looking For

- BS/MS/PhD in Computer Science, Electrical Engineering, or Computer Engineering, 2+ years of relevant professional experience.

- Background in creating test plans and designing test bench architectures that are hierarchical, reusable, and scalable.

- Background in SOC verification and test bench development using UVM and System Verilog, object-oriented programming, and constrained random methods.

- Experience with EDA verification and debugging tools, scripting languages such as Python or Perl, and revision control systems.

Other skills:

  • Effective communication and teamwork skills
  • Mindset for high quality and attention to detail
  • Independent learner, proactive in problem-solving and finding solutions

The successful candidate's starting base pay will be determined based on job-related skills, experience, qualifications, work location, and market conditions. The expected base pay range for this role may be modified based on market conditions.

At Marvell, we offer a total compensation package with a base, bonus, and equity. Health and financial wellbeing are part of the package. That means flexible time off, 401k, plus a year-end shutdown, floating holidays, paid time off to volunteer. Have a question about our benefits packages - health or financial? Ask your recruiter during the interview process.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability, or protected veteran status.

+ Show Original Job Post
























Staff Verification Engineer
Santa Clara, California, United States
$105,470 – 158,000 USD / year
Engineering
About Marvell
A leading semiconductor company specializing in storage, processing, networking, security, and connectivity solutions.