View All Jobs 155705

Principal Engineer, Design Verification

Design and implement scalable verification environments for advanced SOC chips
Santa Clara, California, United States
Senior
$146,850 – 220,000 USD / year
yesterday
Marvell

Marvell

A leading semiconductor company specializing in storage, processing, networking, security, and connectivity solutions.

Functional Verification Engineer

Marvell's semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities.

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.

Marvell Compute and Custom Solutions has been at the forefront of developing and delivering leading-edge data processing silicon platforms for AI, accelerated computing, cloud data center, and telecom customers. The group focuses on delivering innovative technology in diverse fast-growing product lines that encompass high performance design, advanced die-to-die and packaging technology, and optimized low-power techniques.

In this role, you will architect and develop a functional verification environment, including reference models and bus-functional monitors and drivers and contribute to the methodology behind such development. Activities may include:

  • Writing a verification test plan that employs random techniques, directed testing and coverage analysis to thoroughly check functional correctness and performance.
  • Developing a testbench using UVM, System Verilog, C/C++, and DPI.
  • Verification at different levels of hierarchy including block/unit, subsystem, and SOC levels.
  • Working closely with logic designers to ensure the test plan is complete, debug simulation failures, and resolve issues.
  • Technical leadership of teams and mentoring of junior engineers.

What we're looking for:

  • BS/MS/PhD in Computer Science, Electrical Engineering, or Computer Engineering, 8+ years of relevant professional experience.
  • Strong background in creating test plans and designing test bench architectures that are hierarchical, reusable and scalable.
  • Strong background in SOC verification and test bench development using UVM and System Verilog, object oriented programming, and constrained random methods.
  • Experience with EDA verification and debugging tools, scripting languages such as Python or Perl, and revision control systems.
  • Effective communication and teamwork skills
  • Mindset for high quality and attention to detail
  • Independent learner, proactive in problem solving and finding solutions

Expected base pay range (USD): 146,850 - 220,000, $ per annum. The successful candidate's starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions. The expected base pay range for this role may be modified based on market conditions.

At Marvell, we offer a total compensation package with a base, bonus and equity. Health and financial wellbeing are part of the package. That means flexible time off, 401k, plus a year-end shutdown, floating holidays, paid time off to volunteer.

+ Show Original Job Post
























Principal Engineer, Design Verification
Santa Clara, California, United States
$146,850 – 220,000 USD / year
Engineering
About Marvell
A leading semiconductor company specializing in storage, processing, networking, security, and connectivity solutions.