View All Jobs 137126

Principal Design Engineer

Design and verify micro-architecture for advanced digital ICs in a collaborative team
San Jose, California, United States
Senior
$136,500 – 253,500 USD / year
2 days ago
Cadence

Cadence

Provides electronic design automation software and IP for designing, verifying, and optimizing complex semiconductor chips and systems.

At Cadence, We Hire And Develop Leaders And Innovators Who Want To Make An Impact On The World Of Technology

Specific responsibilities:

  • Proficiency in logic design and micro-architecture
  • Proficiency in Verilog/SystemVerilog and its simulation environment
  • Good knowledge of IC design with high speed and low power
  • At least six years experience working on digital IC development projects, excellent communication skills and the uncanny ability to both lead and contribute in a cooperative team environment.

Position Requirements:

  • Essential Qualifications: Must have BS degree with 8+ years of applicable experience, MS degree with 6+ years of applicable experience in electrical engineering, microelectronics, comparable engineering science or solid state physics.
  • Essential that the individual demonstrates strong communication, verbal and written.
  • Requires good communication skills in English.
  • Familiar with JEDEC-DDR, and DFI protocols and have memory IP design experience

The annual salary range for California is $136,500 to $253,500. You may also be eligible to receive incentive compensation: bonus, equity, and benefits. Sales positions generally offer a competitive On Target Earnings (OTE) incentive compensation structure. Please note that the salary range is a guideline and compensation may vary based on factors such as qualifications, skill level, competencies and work location. Our benefits programs include: paid vacation and paid holidays, 401(k) plan with employer match, employee stock purchase plan, a variety of medical, dental and vision plan options, and more.

We're Doing Work That Matters. Help Us Solve What Others Can't.

+ Show Original Job Post
























Principal Design Engineer
San Jose, California, United States
$136,500 – 253,500 USD / year
Engineering
About Cadence
Provides electronic design automation software and IP for designing, verifying, and optimizing complex semiconductor chips and systems.